SOTAVerified

An FPGA Implementation of a Time Delay Reservoir Using Stochastic Logic

2018-09-12Unverified0· sign in to hype

Lisa Loomis, Nathan McDonald, Cory Merkel

Unverified — Be the first to reproduce this paper.

Reproduce

Abstract

This paper presents and demonstrates a stochastic logic time delay reservoir design in FPGA hardware. The reservoir network approach is analyzed using a number of metrics, such as kernel quality, generalization rank, performance on simple benchmarks, and is also compared to a deterministic design. A novel re-seeding method is introduced to reduce the adverse effects of stochastic noise, which may also be implemented in other stochastic logic reservoir computing designs, such as echo state networks. Benchmark results indicate that the proposed design performs well on noise-tolerant classification problems, but more work needs to be done to improve the stochastic logic time delay reservoirs robustness for regression problems. In addition, we show that the stochastic design can significantly reduce area cost if the conversion between binary and stochastic representations implemented efficiently.

Tasks

Reproductions